## Nazarovsky Alexander Evgenievich

Hardware/Software engineer, Metrology specialist, R&D of algorithms and devices for Smart Grids, telecommunications and measurements

**E-mail:** <u>alex@nazarovsky.ru</u> **Phone:** +7 (910) 664-03-14 (mobile)

Linkedin: <a href="http://ru.linkedin.com/in/nazarovsky">http://ru.linkedin.com/in/nazarovsky</a>

**Github:** https://github.com/nazarovsky

**1. Brief:** Proficient in measurements, sensors and metrology. Solid experience with signal acquisition and processing systems, hardware/software interfacing, electronic design. Involvement in the DSP algorithm design and computer science. Knowledge of the telecommunication and data transmission technologies. Teamwork skills, information gathering skills, ability to solve difficult design and implementation problems in short time.

2. Education: M.Sc., Ph.D.

1998-2003 – M.Sc., Yaroslavl State University, Radiophysics and electronics

**2003-2007** – Ph.D., Yaroslavl State University, 05.12.13 Systems, Means and Devices for Telecommunications. Thesis «Improvement of Algorithms for Double Talk Detection and Handling in PSTN Line Echo-Cancellers» (Vladimir State University, 2007).

3. Professional experience:

| Time and Company                   | Professional experience                                                            |
|------------------------------------|------------------------------------------------------------------------------------|
| 09.1998-06.2003                    | • Development of algorithms and programs for digital signal processing in          |
| student                            | Delphi, C, Assembler and Matlab for PC x86, Texas Instruments and                  |
| Yaroslavl State University         | Analog Devices DSP (image processing/filtering, echo cancellation)                 |
| 09.2003-06.2007                    | <ul> <li>Research work on adaptive echo cancellation algorithms</li> </ul>         |
| post-graduate                      | <ul> <li>Development and implementation of DSP algorithms for echo</li> </ul>      |
| Yaroslavl State University         | cancellation and double-talk detection (C, Matlab)                                 |
|                                    | <ul> <li>Gave a course on "Operating Systems" for students</li> </ul>              |
| 02.2004-11.2007                    | <ul> <li>LAN and computer park administration</li> </ul>                           |
| Engineer, JSC                      | • Tech support                                                                     |
| "CenterTelecom", Yaroslavl         | <ul> <li>Automation scripts and programs writing (BAT files, Delphi)</li> </ul>    |
| 12.2007-02.2009                    | <ul> <li>LAN and computer park administration</li> </ul>                           |
| IT administrator,                  | • Tech support                                                                     |
| JSC "Auto-RR", Yaroslavl           | <ul> <li>Company web-site development (HTML)</li> </ul>                            |
| 06.2010-04.2011                    | <ul> <li>Cyber-security and information security works</li> </ul>                  |
| IT specialist, <u>JSC "Russian</u> | Electronic digital signature infrastructure support                                |
| Railroads", Yaroslavl              | • Development of information security internal database (PHP, JS)                  |
| 04.2011-present time               | <ul> <li>Development of DSP and metrological algorithms for Smart Grid</li> </ul>  |
| Lead engineer                      | devices (IEC 61850): e.g. Synchronized Phasor Measurement Unit                     |
| JSC Engineering center             | ( <u>PMU</u> ),Stand Alone Merging Unit ( <u>SAMU</u> )                            |
| "Continuum", Yaroslavl             | • Implementation of algorithms for Smart Grid Ethernet frame latency               |
|                                    | measurement complex and traffic analyzer (for <u>FGC UES</u> ).                    |
|                                    | • Head of metrology algorithm development for IEC 61000-4-30 class A               |
|                                    | power quality analyzer, including resampling, Fourier harmonic                     |
|                                    | analysis, flickermeter, dip, sag and swell detection, sensor calibration           |
|                                    | Metrology design of <u>high-voltage measurement system</u> for <u>ITER project</u> |
|                                    | Modeling and simulation of devices and power networks. Metrological                |
|                                    | works, development of calibration techniques, testing, writing reports             |
|                                    | and technical documentation, working with regulatory documents (IEC, IEEE, GOST)   |

## 4. Technical experience:

Modeling of complex devices and systems, development of algorithms for data and signal processing, data analysis, metrological and requirements testing, working with measurement equipment. Knowledge of linear algebra, DSP, filter design, numerical methods, telecommunications technologies. Programming: Matlab/Simulink, Labview, Python/Numpy, C. Office: MS Word, Excel, PowerPoint, Visio, Outlook, Photoshop. Other experience: TCP/IP, HTML, PHP, Linux, Arduino/Processing.